已所不欲勿施于人是什么意思| 二尖瓣钙化是什么意思| 晚上睡觉脚抽筋是什么原因| 肌腱是什么组织| ipad什么时候出新款| 全运会是什么| 六月二十三号是什么星座| 射手座男生喜欢什么样的女生| 多巴胺是什么| 重庆五行属什么| 盗墓笔记它到底是什么| 有恃无恐什么意思啊| 仙草是什么草| 鼠妇吃什么| 手筋痛是什么原因| 丁克是什么| 脑梗怎么形成的原因是什么| 破处什么感觉| 什么是重生| 月经要来之前有什么症状| 做梦梦见狗咬我什么意思啊| 商字五行属什么| lady是什么意思啊| 什么病会引起牙疼| 后脑勺发胀是什么原因| 出类拔萃是什么意思| 艾地苯醌片治什么病| 蚊虫叮咬擦什么药膏| 王朝马汉是什么意思| 整装待发是什么意思| 亚麻籽油有什么功效| 三双是什么意思| 撸猫是什么意思| 隐性梅毒是什么意思| 医院附近适合做什么生意| aupres是什么牌子化妆品| 蛋白粉什么时间喝最好| 突然晕倒是什么原因造成的| 痛经是什么意思| 火车票改签是什么意思| 吃什么能化解肾结石| 小妹是什么意思| 九月二十九号是什么星座| 宰相是现在的什么官| 胆水的成分是什么| camp是什么| 上海有什么特产| 什么是心梗| 5月16是什么星座| 4.22是什么日子| 12月13日是什么星座| 青榄配什么煲汤止咳做法| 停经闭经吃什么药调理| 扁桃体发炎吃什么药| 松鼠吃什么| 眼皮发黑是什么原因| 见多识广什么意思| broom是什么意思| 食用植物油是什么油| 鼻子出血挂什么科| 血糖高适合喝什么牛奶| 窦性心动过速是什么原因| 发烧38度吃什么药| bang什么意思| 点痣后要注意什么| 山己念什么| 白加黑是什么药| 什么叫四大皆空| 笃怎么读什么意思| 濒危是什么意思| 爱做梦是什么原因| 头很容易出汗什么原因| 1954年属什么| 枇杷是什么季节的水果| 邮编什么意思| 读什么| 看静脉曲张挂什么科| 双侧中耳乳突炎是什么意思| 什么食物可以降血糖| 周围神经病是什么症状| 骨刺是什么原因引起的| 天妇罗是什么| 口臭胃火大吃什么药好| bp是什么| 什么地爬| 立春之后是什么节气| 什么是纤维化| 多吃醋有什么好处和坏处| hpm是什么意思| 游泳要带什么东西| 实性结节是什么意思| 半夜尿多是什么原因| 夜宵是什么意思| 嚷能组什么词| 什么是低钾血症| 手链断了是什么预兆| 什么情况下会流前列腺液| 细菌感染有什么症状表现| 7月6号是什么星座| 两侧肋骨疼是什么原因| 抄经书有什么好处| 为什么屁多| 肩周炎吃什么药效果最好| vape是什么意思| 回复是什么意思| 失眠有什么办法解决| 凤凰男什么意思| 京兆尹是什么官| 月亮象征着什么| 雌激素是什么| 间质性肺病是什么意思| 尿检能查出什么| 七月一日什么节| 白头发吃什么能变黑| 跳蚤咬了擦什么药最好| 脑梗有什么特效药| 张杰属什么生肖| 什么是飘窗| 维生素b6是治什么的| 鬼剃头是什么病| 车厘子和樱桃什么区别| 二月开什么花| 近义词是什么意思| 8月出生的是什么星座| 什么东西蛋白质含量高| 江西庐山产什么茶| 下架是什么意思| marni是什么品牌| 孕妇用什么牙膏比较好| 一什么清香| ppm是什么| 头上长虱子什么原因引起的| 金牛女喜欢什么样的男生| 1月25日是什么星座| 静脉曲张是什么引起的| 头发黄是什么原因| 胰腺管扩张是什么原因| 荣耀是什么品牌| 三个又读什么| 大生化是检查什么| 肺部硬结灶是什么意思| pa是什么材料| 玟字五行属什么| 别有洞天是什么生肖| c13阴性是什么意思| 乱花渐欲迷人眼是什么意思| 梦见仙鹤是什么意思| 无所不用其极什么意思| 梨形心见于什么病| 中央电视台台长是什么级别| 吃三七粉有什么作用| 打车费计入什么科目| 副连长是什么军衔| 韦编三绝是什么意思| 产褥期是什么意思| 尿频看什么科| 单活胎是什么意思| 是什么星座| 蟑螂喜欢吃什么东西| 3月16日什么星座| 可可粉是什么| iwc手表是什么牌子| 湿疹擦什么药膏好| 同房干涩什么原因导致的| 什么可以代替润滑油| 冬虫夏草补什么| unicorn是什么意思| 心脏是什么组织| 为什么都说头胎很重要| 红烧肉是什么肉| 鼻翼长痘是什么原因| 什么得什么| 滴滴什么意思网络用语| 鸡蛋和面粉可以做什么好吃的| 为什么会打鼾| hpr是什么意思| 为什么订婚后容易分手| 64年的龙是什么命| 五灵脂是什么| 为什么胸部会胀痛| 什么水果对胃好更养胃| 什么叫中成药| 中国国花是什么花| 中暑喝什么水| 破除是什么意思| 大使是什么行政级别| 给孩子测骨龄应该挂什么科| 吃什么食物养肝护肝| 打更是什么意思| 考试紧张吃什么药可缓解| 牙齿脱矿是什么意思| 吃什么最补血| 阴道干涩是什么原因| 宋美龄为什么没有孩子| 8岁属什么| 为什么一直睡不着| 尿血挂什么科| 做亲子鉴定需要什么东西| 流清鼻涕打喷嚏吃什么药| 独生子女证办理需要什么材料| 红色学士服是什么学位| 老马识途是什么意思| 花生和什么不能一起吃| 孽债是什么意思| 小孩咳嗽吃什么药| 三点水及念什么| 什么什么之财| 红细胞减少是什么原因| 扁桃体长什么样子| 血常规一般查什么病| 啤酒ipa是什么意思| 锦鲤跳缸是什么原因| 女生下面是什么样的| 桑葚有什么功效和作用| 肚脐眼周围疼是什么原因| 胎盘粘连是什么原因造成的| 长期开灯睡觉有什么危害| 眼睛长麦粒肿用什么药| 判处死刑缓期二年执行是什么意思| 饭铲头是什么蛇| 紧急避孕药吃了有什么副作用| 西红柿什么时候吃最好| 休克是什么症状| 尿味道很重是什么原因| 憋尿有什么危害| 男人纹身纹什么运气好| 醋酸生育酚是什么东西| 送行是什么意思| 高考推迟月经吃什么药| 查hcg挂什么科| 网黄什么意思| 翅膀最长的鸟是什么鸟| 单招是什么学历| 颈椎间盘突出有什么症状| 蝴蝶喜欢吃什么| 纤维硬结灶是什么意思| balance什么意思| 一什么西瓜| 业障什么意思| 日在校园讲的是什么| 治胃病吃什么药| 脾虚湿气重吃什么药| 零和游戏是什么意思| 静脉曲张溃烂擦什么药| 木驴是什么| 什么含维生素d| 孕妇用什么驱蚊最安全| 犬瘟吃什么药管用| 后背长痘痘用什么药膏| 什么是人格分裂| op什么意思| 焦虑症是什么原因引起的| 黑指甲是什么症状图片| ip指的是什么| 为什么生理期不能拔牙| 甘油三酯偏高说明什么问题| 哆啦a梦大结局是什么| 为什么摩羯女颜值都高| 氟哌酸又叫什么| 左侧肚脐旁边疼是什么原因| 成字五行属什么| 1月30号是什么星座| 碘伏遇到什么会变白| 马什么坡| 百度

厦门春季求职期平均薪酬为7452元 财务竞争最激烈

百度   不过,对于胡杨来说,这一切只是日常抢险中的一个缩影。

An application-specific integrated circuit (ASIC /?e?s?k/) is an integrated circuit (IC) chip customized for a particular use, rather than intended for general-purpose use, such as a chip designed to run in a digital voice recorder or a high-efficiency video codec.[1] Application-specific standard product chips are intermediate between ASICs and industry standard integrated circuits like the 7400 series or the 4000 series.[2] ASIC chips are typically fabricated using metal–oxide–semiconductor (MOS) technology, as MOS integrated circuit chips.[3]

A tray of application-specific integrated circuit (ASIC) chips
A packet processing ASIC inside an Ethernet switch

As feature sizes have shrunk and chip design tools improved over the years, the maximum complexity (and hence functionality) possible in an ASIC has grown from 5,000 logic gates to over 100 million. Modern ASICs often include entire microprocessors, memory blocks including ROM, RAM, EEPROM, flash memory and other large building blocks. Such an ASIC is often termed a SoC (system-on-chip). Designers of digital ASICs often use a hardware description language (HDL), such as Verilog or VHDL, to describe the functionality of ASICs.[2]

Field-programmable gate arrays (FPGA) are the modern-day technology improvement on breadboards, meaning that they are not made to be application-specific as opposed to ASICs. Programmable logic blocks and programmable interconnects allow the same FPGA to be used in many different applications. For smaller designs or lower production volumes, FPGAs may be more cost-effective than an ASIC design, even in production. The non-recurring engineering (NRE) cost of an ASIC can run into the millions of dollars. Therefore, device manufacturers typically prefer FPGAs for prototyping and devices with low production volume and ASICs for very large production volumes where NRE costs can be amortized across many devices.[4]

History

edit

Early ASICs used gate array technology. By 1967, Ferranti and Interdesign were manufacturing early bipolar gate arrays. In 1967, Fairchild Semiconductor introduced the Micromatrix family of bipolar diode–transistor logic (DTL) and transistor–transistor logic (TTL) arrays.[3]

Complementary metal–oxide–semiconductor (CMOS) technology opened the door to the broad commercialization of gate arrays. The first CMOS gate arrays were developed by Robert Lipp,[5][6] in 1974 for International Microcircuits, Inc. (IMI).[3]

Metal–oxide–semiconductor (MOS) standard-cell technology was introduced by Fairchild and Motorola, under the trade names Micromosaic and Polycell, in the 1970s. This technology was later successfully commercialized by VLSI Technology (founded 1979) and LSI Logic (1981).[3]

A successful commercial application of gate array circuitry was found in the low-end 8-bit ZX81 and ZX Spectrum personal computers, introduced in 1981 and 1982. These were used by Sinclair Research (UK) essentially as a low-cost I/O solution aimed at handling the computer's graphics.

Customization occurred by varying a metal interconnect mask. Gate arrays had complexities of up to a few thousand gates; this is now called mid-scale integration. Later versions became more generalized, with different base dies customized by both metal and polysilicon layers. Some base dies also include random-access memory (RAM) elements.

Standard-cell designs

edit

In the mid-1980s, a designer would choose an ASIC manufacturer and implement their design using the design tools available from the manufacturer. While third-party design tools were available, there was not an effective link from the third-party design tools to the layout and actual semiconductor process performance characteristics of the various ASIC manufacturers. Most designers used factory-specific tools to complete the implementation of their designs. A solution to this problem, which also yielded a much higher density device, was the implementation of standard cells.[7] Every ASIC manufacturer could create functional blocks with known electrical characteristics, such as propagation delay, capacitance and inductance, that could also be represented in third-party tools. Standard-cell design is the utilization of these functional blocks to achieve very high gate density and good electrical performance. Standard-cell design is intermediate between §?Gate-array and semi-custom design and §?Full-custom design in terms of its non-recurring engineering and recurring component costs as well as performance and speed of development (including time to market).

By the late 1990s, logic synthesis tools became available. Such tools could compile HDL descriptions into a gate-level netlist. Standard-cell integrated circuits (ICs) are designed in the following conceptual stages referred to as electronics design flow, although these stages overlap significantly in practice:

  1. Requirements engineering: A team of design engineers starts with a non-formal understanding of the required functions for a new ASIC, usually derived from requirements analysis.
  2. Register-transfer level (RTL) design: The design team constructs a description of an ASIC to achieve these goals using a hardware description language. This process is similar to writing a computer program in a high-level language.
  3. Functional verification: Suitability for purpose is verified by functional verification. This may include such techniques as logic simulation through test benches, formal verification, emulation, or creating and evaluating an equivalent pure software model, as in Simics. Each verification technique has advantages and disadvantages, and most often several methods are used together for ASIC verification. Unlike most FPGAs, ASICs cannot be reprogrammed once fabricated and therefore ASIC designs that are not completely correct are much more costly, increasing the need for full test coverage.
  4. Logic synthesis: Logic synthesis transforms the RTL design into a large collection called of lower-level constructs called standard cells. These constructs are taken from a standard-cell library consisting of pre-characterized collections of logic gates performing specific functions. The standard cells are typically specific to the planned manufacturer of the ASIC. The resulting collection of standard cells and the needed electrical connections between them is called a gate-level netlist.
  5. Placement: The gate-level netlist is next processed by a placement tool which places the standard cells onto a region of an integrated circuit die representing the final ASIC. The placement tool attempts to find an optimized placement of the standard cells, subject to a variety of specified constraints.
  6. Routing: An electronics routing tool takes the physical placement of the standard cells and uses the netlist to create the electrical connections between them. Since the search space is large, this process will produce a "sufficient" rather than "globally optimal" solution. The output is a file which can be used to create a set of photomasks enabling a semiconductor fabrication facility, commonly called a "fab" or "foundry" to manufacture physical integrated circuits. Placement and routing are closely interrelated and are collectively called place and route in electronics design.
  7. Sign-off: Given the final layout, circuit extraction computes the parasitic resistances and capacitances. In the case of a digital circuit, this will then be further mapped into delay information from which the circuit performance can be estimated, usually by static timing analysis. This, and other final tests such as design rule checking and power analysis collectively called signoff are intended to ensure that the device will function correctly over all extremes of the process, voltage and temperature. When this testing is complete the photomask information is released for chip fabrication.

These steps, implemented with a level of skill common in the industry, almost always produce a final device that correctly implements the original design, unless flaws are later introduced by the physical fabrication process.[8]

The design steps also called design flow, are also common to standard product design. The significant difference is that standard-cell design uses the manufacturer's cell libraries that have been used in potentially hundreds of other design implementations and therefore are of much lower risk than a full custom design. Standard cells produce a design density that is cost-effective, and they can also integrate IP cores and static random-access memory (SRAM) effectively, unlike gate arrays.

Gate-array and semi-custom design

edit
?
Microscope photograph of a gate-array ASIC showing the predefined logic cells and custom interconnections. This particular design uses less than 20% of available logic gates.

Gate array design is a manufacturing method in which diffused layers,[9] each consisting of transistors and other active devices, are predefined and electronics wafers containing such devices are "held in stock" or unconnected prior to the metallization stage of the fabrication process. The physical design process defines the interconnections of these layers for the final device. For most ASIC manufacturers, this consists of between two and nine metal layers with each layer running perpendicular to the one below it. Non-recurring engineering costs are much lower than full custom designs, as photolithographic masks are required only for the metal layers. Production cycles are much shorter, as metallization is a comparatively quick process; thereby accelerating time to market.

Gate-array ASICs are always a compromise between rapid design and performance as mapping a given design onto what a manufacturer held as a stock wafer never gives 100% circuit utilization. Often difficulties in routing the interconnect require migration onto a larger array device with a consequent increase in the piece part price. These difficulties are often a result of the layout EDA software used to develop the interconnect.

Pure, logic-only gate-array design is rarely implemented by circuit designers today, having been almost entirely replaced by field-programmable devices. The most prominent of such devices are field-programmable gate arrays (FPGAs) which can be programmed by the user and thus offer minimal tooling charges, non-recurring engineering, only marginally increased piece part cost, and comparable performance.

Today, gate arrays are evolving into structured ASICs that consist of a large IP core like a CPU, digital signal processor units, peripherals, standard interfaces, integrated memories, SRAM, and a block of reconfigurable, uncommitted logic. This shift is largely because ASIC devices are capable of integrating large blocks of system functionality, and systems on a chip (SoCs) require glue logic, communications subsystems (such as networks on chip), peripherals, and other components rather than only functional units and basic interconnection.

In their frequent usages in the field, the terms "gate array" and "semi-custom" are synonymous when referring to ASICs. Process engineers more commonly use the term "semi-custom", while "gate-array" is more commonly used by logic (or gate-level) designers.

Full-custom design

edit
?
Microscope photograph of custom ASIC (486 chipset) showing gate-based design on top and custom circuitry on bottom

By contrast, full-custom ASIC design defines all the photolithographic layers of the device.[7] Full-custom design is used for both ASIC design and for standard product design.

The benefits of full-custom design include reduced area (and therefore recurring component cost), performance improvements, and also the ability to integrate analog components and other pre-designed—and thus fully verified—components, such as microprocessor cores, that form a system on a chip.

The disadvantages of full-custom design can include increased manufacturing and design time, increased non-recurring engineering costs, more complexity in the computer-aided design (CAD) and electronic design automation systems, and a much higher skill requirement on the part of the design team.

For digital-only designs, however, "standard-cell" cell libraries, together with modern CAD systems, can offer considerable performance/cost benefits with low risk. Automated layout tools are quick and easy to use and also offer the possibility to "hand-tweak" or manually optimize any performance-limiting aspect of the design.

This is designed by using basic logic gates, circuits or layout specially for a design.

Structured design

edit

Structured ASIC design (also referred to as "platform ASIC design") is a relatively new trend in the semiconductor industry, resulting in some variation in its definition. However, the basic premise of a structured ASIC is that both manufacturing cycle time and design cycle time are reduced compared to cell-based ASIC, by virtue of there being pre-defined metal layers (thus reducing manufacturing time) and pre-characterization of what is on the silicon (thus reducing design cycle time).

Definition from Foundations of Embedded Systems states that:[10]

In a "structured ASIC" design, the logic mask-layers of a device are predefined by the ASIC vendor (or in some cases by a third party). Design differentiation and customization is achieved by creating custom metal layers that create custom connections between predefined lower-layer logic elements. "Structured ASIC" technology is seen as bridging the gap between field-programmable gate arrays and "standard-cell" ASIC designs. Because only a small number of chip layers must be custom-produced, "structured ASIC" designs have much smaller non-recurring expenditures (NRE) than "standard-cell" or "full-custom" chips, which require that a full mask set be produced for every design.

—?Foundations of Embedded Systems

This is effectively the same definition as a gate array. What distinguishes a structured ASIC from a gate array is that in a gate array, the predefined metal layers serve to make manufacturing turnaround faster. In a structured ASIC, the use of predefined metallization is primarily to reduce cost of the mask sets as well as making the design cycle time significantly shorter.

For example, in a cell-based or gate-array design the user must often design power, clock, and test structures themselves. By contrast, these are predefined in most structured ASICs and therefore can save time and expense for the designer compared to gate-array based designs. Likewise, the design tools used for structured ASIC can be substantially lower cost and easier (faster) to use than cell-based tools, because they do not have to perform all the functions that cell-based tools do. In some cases, the structured ASIC vendor requires customized tools for their device (e.g., custom physical synthesis) be used, also allowing for the design to be brought into manufacturing more quickly.

Cell libraries, IP-based design, hard and soft macros

edit

Cell libraries of logical primitives are usually provided by the device manufacturer as part of the service. Although they will incur no additional cost, their release will be covered by the terms of a non-disclosure agreement (NDA) and they will be regarded as intellectual property by the manufacturer. Usually, their physical design will be pre-defined so they could be termed "hard macros".

What most engineers understand as "intellectual property" are IP cores, designs purchased from a third-party as sub-components of a larger ASIC. They may be provided in the form of a hardware description language (often termed a "soft macro"), or as a fully routed design that could be printed directly onto an ASIC's mask (often termed a "hard macro"). Many organizations now sell such pre-designed cores – CPUs, Ethernet, USB or telephone interfaces – and larger organizations may have an entire department or division to produce cores for the rest of the organization. The company ARM only sells IP cores, making it a fabless manufacturer.

Indeed, the wide range of functions now available in structured ASIC design is a result of the phenomenal improvement in electronics in the late 1990s and early 2000s; as a core takes a lot of time and investment to create, its re-use and further development cuts product cycle times dramatically and creates better products. Additionally, open-source hardware organizations such as OpenCores are collecting free IP cores, paralleling the open-source software movement in hardware design.

Soft macros are often process-independent (i.e. they can be fabricated on a wide range of manufacturing processes and different manufacturers). Hard macros are process-limited and usually further design effort must be invested to migrate (port) to a different process or manufacturer.

Multi-project wafers

edit

Some manufacturers and IC design houses offer multi-project wafer service (MPW) as a method of obtaining low cost prototypes. Often called shuttles, these MPWs, containing several designs, run at regular, scheduled intervals on a "cut and go" basis, usually with limited liability on the part of the manufacturer. The contract involves delivery of bare dies or the assembly and packaging of a handful of devices. The service usually involves the supply of a physical design database (i.e. masking information or pattern generation (PG) tape). The manufacturer is often referred to as a "silicon foundry" due to the low involvement it has in the process.

Application-specific standard product

edit
?
Renesas M66591GP: USB2.0 Peripheral Controller

An application-specific standard product or ASSP is an integrated circuit that implements a specific function that appeals to a wide market. As opposed to ASICs that combine a collection of functions and are designed by or for one customer, ASSPs are available as off-the-shelf components. ASSPs are used in all industries, from automotive to communications.[11]

For example, two ICs that might or might not be considered ASICs are a controller chip for a PC and a chip for a modem. Both of these examples are specific to an application (which is typical of an ASIC) but are sold to many different system vendors (which is typical of standard parts). ASICs such as these are sometimes called application-specific standard products (ASSPs).

Examples of ASSPs are encoding/decoding chip, Ethernet network interface controller chip and flash memory controller chip.[12]

See also

edit

References

edit
  1. ^ Golshan, Khosrow (2007). Physical Design Essentials: An ASIC Design Implementation Perspective. Boston, MA: Springer. ISBN?978-0-387-36642-5.
  2. ^ a b Barr, Keith (2007). ASIC Design in the Silicon Sandbox: A Complete Guide to Building Mixed-signal Integrated Circuits. New York: McGraw-Hill. ISBN?978-0-07-148161-8. OCLC?76935560.
  3. ^ a b c d "1967: Application Specific Integrated Circuits employ Computer-Aided Design". The Silicon Engine. Computer History Museum. Retrieved 9 November 2019.
  4. ^ Kriegbaum, Jeff (13 September 2004). "FPGA's vs. ASIC's". EE Times.
  5. ^ Lipp, Bob oral history. Computer History Museum. 14 February 2017. Retrieved 28 January 2018. {{cite book}}: |website= ignored (help)
  6. ^ "People". The Silicon Engine. Computer History Museum. Retrieved 28 January 2018.
  7. ^ a b Smith, Michael John Sebastian (1997). Application-Specific Integrated Circuits. Addison-Wesley Professional. ISBN?978-0-201-50022-6.
  8. ^ Hurley, Jaden Mclean & Carmen. (2019). Logic Design. EDTECH. ISBN?978-1-83947-319-7. OCLC?1132366891.
  9. ^ Grierson, J. R. (July 1983). "The Use of Gate Arrays in Telecommunications". British Telecommunications Engineering. 2 (2): 78–80. ISSN?0262-401X. Retrieved 26 February 2021. In the UK, Ferranti, with their bipolar collector diffused isolation (CDI) arrays, pioneered the commercial use of gate arrays and for many years this was by far the most widely used technology.
  10. ^ Barkalov, Alexander; Titarenko, Larysa; Mazurkiewicz, Ma?gorzata (2019). Foundations of Embedded Systems. Studies in Systems, Decision and Control. Vol.?195. Cham: Springer International Publishing. doi:10.1007/978-3-030-11961-4. ISBN?9783030119607. S2CID?86596100.
  11. ^ Maxfield, Max (23 June 2014). "ASIC, ASSP, SoC, FPGA – What's the Difference?". EE Times. Retrieved 2 February 2025.
  12. ^ "EP501: NAND Flash Controller". Lattice Semiconductor. Archived from the original on 18 April 2024. Retrieved 8 May 2025.

Sources

edit
edit
曹植字什么 胃炎吃什么食物好 护肝喝什么茶 钢笔刻字刻什么好 电表走的快是什么原因
海绵是什么材料做的 蜈蚣怕什么东西 过敏输液输什么药好 为什么一直口渴 平均血小板体积偏高是什么原因
肾衰竭吃什么好 什么叫射线 83年属什么 dew是什么意思 心脏瓣膜关闭不全吃什么药
不是什么 为什么抽筋 为什么会胆汁反流 眼睛浮肿是什么原因引起的 氢化聚异丁烯是什么
保育费是什么意思96micro.com 悬脉是什么意思hcv7jop6ns3r.cn 小钙化灶是什么意思xinmaowt.com 芹菜和什么菜搭配最好hcv8jop2ns2r.cn 放屁多是什么原因引起的hcv7jop5ns2r.cn
咖色是什么颜色hcv9jop3ns4r.cn 淋巴结转移是什么意思bjcbxg.com 股东是什么意思hcv9jop0ns9r.cn 挂什么科hcv8jop4ns9r.cn 糖醋排骨是什么菜系hcv8jop3ns5r.cn
茅台酒为什么这么贵hcv8jop8ns5r.cn 2004年属什么hcv8jop7ns5r.cn 总是头疼是什么原因hcv9jop5ns9r.cn 牙疼吃什么食物好得快hcv8jop5ns2r.cn 法会是什么意思hcv9jop2ns2r.cn
2333是什么意思clwhiglsz.com 世界上有什么beikeqingting.com 早上八点到九点属于什么时辰hcv8jop6ns6r.cn 北瓜是什么瓜hcv8jop6ns9r.cn 豆汁是什么做的hcv8jop8ns5r.cn
百度